VLSI REALIZATION OF AHPL DESCRIPTIONS AS STORAGE LOGIC ARRAY.
dc.contributor.author | CHIANG, CHEN HUEI. | |
dc.creator | CHIANG, CHEN HUEI. | en_US |
dc.date.accessioned | 2011-10-31T17:26:49Z | en |
dc.date.available | 2011-10-31T17:26:49Z | en |
dc.date.issued | 1982 | en_US |
dc.identifier.uri | http://hdl.handle.net/10150/185071 | en |
dc.description.abstract | A methodology for the automatic translation of a Hardware Description Language (HDL) formulation of a VLSI system to a structured array-type of target realization is the subject of this investigation. A particular combination of input HDL and target technology has been implemented as part of the exercise, and a detailed evaluation of the result is presented. The HDL used in the study is AHPL, a synchronous clock-mode language which accepts the description of the hardware at Register Transfer Level. The target technology selected is Storage Logic Array (SLA), an evolution of PLA concept. Use of the SLA has a distinct advantage, notably in the ability to sidestep the interconnection routing problem, an expensive and time-consuming process in normal IC design. Over the past years, an enormous amount of effort has gone into generation of layout from an interconnection list. This conventional approach seems to complicate the placement and routing processes in later stages. In this research project the major emphasis has therefore been on extracting relevant global information from the higher-level description to guide the subsequent placement and routing algorithms. This effectively generates the lower-level layout directly from higher-level description. A special version of AHPL compiler (stage 3) has been developed as part of the project. The SLA data structure formats and the implementation of the Data and Control Sections of the target are described in detail. Also the evaluation and possibilities for future research are discussed. | |
dc.language.iso | en | en_US |
dc.publisher | The University of Arizona. | en_US |
dc.rights | Copyright © is held by the author. Digital access to this material is made possible by the University Libraries, University of Arizona. Further transmission, reproduction or presentation (such as public display or performance) of protected items is prohibited except with permission of the author. | en_US |
dc.subject | Integrated circuits -- Very large scale integration -- Design. | en_US |
dc.subject | APL (Computer program language) | en_US |
dc.subject | Engineering design -- Automation. | en_US |
dc.title | VLSI REALIZATION OF AHPL DESCRIPTIONS AS STORAGE LOGIC ARRAY. | en_US |
dc.type | text | en_US |
dc.type | Dissertation-Reproduction (electronic) | en_US |
dc.identifier.oclc | 686764177 | en_US |
thesis.degree.grantor | University of Arizona | en_US |
thesis.degree.level | doctoral | en_US |
dc.identifier.proquest | 8305975 | en_US |
thesis.degree.discipline | Electrical Engineering | en_US |
thesis.degree.discipline | Graduate College | en_US |
thesis.degree.name | Ph.D. | en_US |
refterms.dateFOA | 2018-06-14T14:01:49Z | |
html.description.abstract | A methodology for the automatic translation of a Hardware Description Language (HDL) formulation of a VLSI system to a structured array-type of target realization is the subject of this investigation. A particular combination of input HDL and target technology has been implemented as part of the exercise, and a detailed evaluation of the result is presented. The HDL used in the study is AHPL, a synchronous clock-mode language which accepts the description of the hardware at Register Transfer Level. The target technology selected is Storage Logic Array (SLA), an evolution of PLA concept. Use of the SLA has a distinct advantage, notably in the ability to sidestep the interconnection routing problem, an expensive and time-consuming process in normal IC design. Over the past years, an enormous amount of effort has gone into generation of layout from an interconnection list. This conventional approach seems to complicate the placement and routing processes in later stages. In this research project the major emphasis has therefore been on extracting relevant global information from the higher-level description to guide the subsequent placement and routing algorithms. This effectively generates the lower-level layout directly from higher-level description. A special version of AHPL compiler (stage 3) has been developed as part of the project. The SLA data structure formats and the implementation of the Data and Control Sections of the target are described in detail. Also the evaluation and possibilities for future research are discussed. |